

# **EXAMINATION PAPER**

FACULTY: COMPUTER SCIENCE AND MULTIMEDIA

COURSE : BACHELOR OF INFORMATION TECGNOLOGY (HONS)

YEAR/ SEMESTER : FIRST YEAR / SEMESTER ONE

MODULE TITLE : BASIC COMPUTER ARCHITECTURE

CODE : BIT-112

DATE : APRIL 26-2019, FRIDAY

TIME ALLOWED : 3 HOURS

START : 1:00 PM FINISH : 4:00 PM

### **Instruction to candidates**

- 1. This question paper has THREE (3) Sections.
- 2. Answer ALL questions in Section A, MCQ.
- 3. Answer 5 questions in Section B, MSAQ.
- 4. Answer 2 questions in Section C, MEQ.
- 5. No scripts or answer sheets are to be taken out of the Examination Hall.
- 6. For Section A, answer in the OMR form provided.

#### Do not open this question paper until instructed

(Candidates are required to give their answers in their own words as far as practicable)

### **SECTION A**

### **Multiple Choice Questions**

(30\*1=30)

| 1. | The 8-bit  | encoding format used to store data in a computer is           |
|----|------------|---------------------------------------------------------------|
|    | a.         | ASCII                                                         |
|    | b.         | EBCDIC                                                        |
|    |            | ANCI                                                          |
|    | d.         | USCII                                                         |
| 2. |            | makes use of to store the intermediate results.               |
|    |            | accumulators                                                  |
|    |            | registers                                                     |
|    |            | heap                                                          |
|    | d.         | stack                                                         |
| 3. | Which of   | following can be considered as most advanced ROM?             |
|    |            | DRAM                                                          |
|    |            | EEPROM                                                        |
|    |            | RAM                                                           |
|    | d.         | PROM                                                          |
| 4. | In the CF  | PU, what is the functionality of the control unit?            |
|    |            | To decode program instruction                                 |
|    |            | To perform logic operations                                   |
|    |            | To store program instruction                                  |
|    | d.         | To transfer data to primary storage                           |
| 5. | The first  | electronic computer was called:                               |
|    | a.         | ENIAC                                                         |
|    | b.         | Apple IIe                                                     |
|    |            | EDVAC                                                         |
|    | d.         | UNIVAC                                                        |
| 6. | The smal   | l extremely fast, RAM's are called as :                       |
|    | a.         | Heaps                                                         |
|    | b.         | Accumulators                                                  |
|    | c.         | Stacks                                                        |
|    | d.         | Cache                                                         |
| 7. | Step of co | omputer which performs action given in instruction is called: |
|    | _          | Fetch                                                         |
|    | b.         | Execute                                                       |
|    | c.         | Calculate                                                     |
|    | d.         | Decode                                                        |

#### 8. Time required between moving an instruction one step down pipeline is a:

- a. Clock cycle
- b. Hit rate
- c. Cycle rate
- d. Processor cycle

### 9. Process of reading data from permanent store and writing it to computer's main store is called:

- a. Saving data
- b. Loading data
- c. Writing data
- d. Reading data

#### 10. Stack pointer is:

- a. The first memory location where a subroutine address is stored
- b. A register in which flag bits are stored
- c. 16-bit register in the microprocessor that indicate the beginning of the stack memory
- d. A register that decodes and executes the 16-bit arithmetic expression

#### 11. Counter that holds addresses of next fetched instruction is called:

- a. Sequence control register
- b. Program counter
- c. Temporary register
- d. Both A and B

#### 12. Each entry in a segment table has a:

- a. Segment base
- b. Segment peak
- c. Segment value
- d. None of the above

#### 13. An instruction used to set the carry flag in a computer can be classified as:

- a. Data transfer
- b. Process control
- c. Logical
- d. None of the above

# 14. All writing procedures for same location are seen having same order; stated property is called:

- a. Write serialization
- b. Read serialization
- c. Parallel processing
- d. Synchronization

| 15. The segn      | nent base contains:                                                           |
|-------------------|-------------------------------------------------------------------------------|
|                   | Starting logical address of the process                                       |
| b.                | Starting physical address of the segment in memory                            |
| c.                | Segment length                                                                |
| d.                | None of the above                                                             |
| 16. The com       | puter cluster architecture emerged as a result of                             |
| a.                | ISA                                                                           |
| b.                | workstation                                                                   |
| c.                | super computers                                                               |
| d.                | distributed systems                                                           |
| 17. Collectio     | n of 8 bits is called:                                                        |
| a.                | Byte                                                                          |
| b.                | Word                                                                          |
| c.                | Record                                                                        |
| d.                | None of the above                                                             |
|                   | ch address lines are required to address each memory location in memory chip? |
| a.                | 9                                                                             |
| b.                | 10                                                                            |
|                   | 11                                                                            |
| d.                | 12                                                                            |
| 19. The adva      | antage of RISC processor over CISC processor is that:                         |
| a.                | The hardware architecture is simpler                                          |
| b.                | An instruction can be executed in one cycle                                   |
| c.                | Less number of registers accommodate in chip                                  |
| d.                | Parallel execution capabilities                                               |
| 20. The inter     | rconnection between ALU & Registers is collectively known as:                 |
| a.                | Information path                                                              |
| b.                | Data path                                                                     |
| c.                | Process route                                                                 |
| d.                | Information trail                                                             |
| <b>21.</b> Why we | need to have secondary storage?                                               |
| a.                |                                                                               |
| b.                | Perform arithmetic and logical operations                                     |
|                   | To give power to the system too                                               |
|                   | To help processor in processing                                               |
| 22. The bina      | ry of the decimal number 368 is equal to                                      |
|                   | 101110000                                                                     |
|                   | 111100101                                                                     |
|                   | 110110000                                                                     |
|                   | 110110010                                                                     |
|                   |                                                                               |

a

| 23.                                                 | is used to convert high-level language into a low-level language.      |  |  |  |
|-----------------------------------------------------|------------------------------------------------------------------------|--|--|--|
|                                                     | . Assembler                                                            |  |  |  |
| b                                                   | . Interpreter                                                          |  |  |  |
|                                                     | . Compiler                                                             |  |  |  |
|                                                     | . Both A and B                                                         |  |  |  |
| 24. The octal number $(651.124)_8$ is equivalent to |                                                                        |  |  |  |
|                                                     | . (1A9.2A) <sub>16</sub>                                               |  |  |  |
|                                                     | $(180.10)_{16}$                                                        |  |  |  |
|                                                     | $(1A8.A3)_{16}$                                                        |  |  |  |
|                                                     | $(180.80)_{16}$                                                        |  |  |  |
| 25 An evai                                          | nple of sequential access memory is:                                   |  |  |  |
|                                                     | . Floppy disk                                                          |  |  |  |
|                                                     | . Hard disk                                                            |  |  |  |
|                                                     | . Magnetic tape memory                                                 |  |  |  |
|                                                     | . RAM                                                                  |  |  |  |
| 26 Th - :                                           |                                                                        |  |  |  |
| 26. The inv                                         |                                                                        |  |  |  |
|                                                     | . NOT gate                                                             |  |  |  |
|                                                     | OR gate                                                                |  |  |  |
|                                                     | . AND gate . None of the above                                         |  |  |  |
| Ü                                                   | . None of the above                                                    |  |  |  |
| 27. The out a/an:                                   | put will be a LOW for any case when one or more inputs are zero in     |  |  |  |
| a                                                   | . OR Gate                                                              |  |  |  |
| b                                                   | . NOT Gate                                                             |  |  |  |
| c                                                   | . AND Gate                                                             |  |  |  |
| d                                                   | . NAND Gate                                                            |  |  |  |
| 28. Data ha                                         | zards occur when:                                                      |  |  |  |
|                                                     | . Greater performance loss                                             |  |  |  |
| b                                                   | . Pipeline changes the order of read/write access to operands          |  |  |  |
|                                                     | . Some functional unit is not fully pipelined                          |  |  |  |
|                                                     | . Machine size is limited                                              |  |  |  |
| 29. The ins                                         | truction ADD R1, 45:                                                   |  |  |  |
|                                                     | Finds the memory location 45 and adds that content to that of R1and    |  |  |  |
|                                                     | stores it in R1                                                        |  |  |  |
| b                                                   | . Adds 45 to the value of R1 and stores it in R1                       |  |  |  |
|                                                     | Finds the memory location 45 and adds that content to that of R1       |  |  |  |
| d                                                   | . None of the above                                                    |  |  |  |
| 30. Private                                         | data that is used by a single-processor, then shared data are used by: |  |  |  |
| a                                                   | . Single processor                                                     |  |  |  |
| b                                                   | . Multi processor                                                      |  |  |  |
| c                                                   | . Single tasking                                                       |  |  |  |
| d                                                   | . Multi tasking                                                        |  |  |  |
|                                                     |                                                                        |  |  |  |

#### **SECTION B**

#### **Short Answer Questions**

#### Answer any five (5) questions out of eight (8) questions (5\*6=30)

- **1.** Define Computer Architecture. How Computer Architecture is characterized? (2+4)
- **2.** Mention what are different types of interrupts in a microprocessor system. Explain.
- 3. Describe in details about pipelining.
- **4.** Can a high level language use an assembler? Justify.
- **5.** Write the meaning of parallel computing. Explain why parallel computing is preferred over serial computing. (2+4)
- **6.** Mention what are the different types of fields that are part of an instruction.
- 7. Define motherboard with its parts.
- **8.** Write short notes on (any two): (2\*3=6)
  - **a.** Distributed memory
  - **b.** Bus System
  - **c.** Tertiary Memory

#### **SECTION C**

# Long Answer Questions Attempt any two (2) questions out of three (3) questions (2\*20=40)

- 1. A. Elaborate the term instruction set architecture in brief. Explain the various types of instruction set architecture in detail with examples. (10)
  - **B.** Explain in detail about a cache and why is the access time of the cache memory lesser than the access time of the main memory.(10)
- **2.** Describe the various criteria for evaluation of storage devices. Explain the magnetic storage system with example. Also explain the four basic types of storage devices with example.(6+6+8)
- **3.** Explain the term instruction cycle with example. Draw and explain the flowchart for instruction Cycle. Differentiate the instruction on the basis of operands with examples. Evaluate the following instruction  $X = \frac{(A+B)*(C+D)}{(K+L)(G+H)}$  with the help of one address and two address instruction. (5+5+5+5)

\*\*\*\*BEST OF LUCK\*\*\*\*